Projektlogo

SAVE: Self-Adaptive Virtualisation-Aware High-Performance/Low-Energy Heterogeneous System Architectures

Overview

Key Facts

Grant Number:
610996
Project duration:
09/2013 - 08/2016
Funded by:
European Commission, FP7 STREP Project
Websites:
Homepage
Completed research projects of the High-Performance IT Systems group
CORDIS
ORCID
Dimensions

More Information

Principal Investigators

contact-box image

Prof. Dr. Christian Plessl

High-Performance Computing

About the person

Project Team

contact-box image

Dr. Heinrich Riebler

High-Performance Computing

About the person
contact-box image

Prof. Dr. Christian Plessl

High-Performance Computing

About the person
contact-box image

Gavin Francis Vaz

About the person

Cooperating Institutions

Polytechnikum Mailand

Cooperating Institution

Go to website

STMicroelectronics

Cooperating Institution

Go to website

Virtual Open Systems

Cooperating Institution

Go to website

Technological Educational Institute of Crete

Cooperating Institution

Go to website

ARM Limited

Cooperating Institution

Go to website

Maxeler Technologies Limited

Cooperating Institution

Go to website

Publications

Efficient Branch and Bound on FPGAs Using Work Stealing and Instance-Specific Designs
H. Riebler, M. Lass, R. Mittendorf, T. Löcke, C. Plessl, ACM Transactions on Reconfigurable Technology and Systems (TRETS) 10 (2017) 24:1-24:23.
Using Just-in-Time Code Generation for Transparent Resource Management in Heterogeneous Systems
H. Riebler, G.F. Vaz, C. Plessl, E.M.G. Trainiti, G.C. Durelli, C. Bolchini, in: Proc. HiPEAC Workshop on Reonfigurable Computing (WRC), 2016.
Using Just-in-Time Code Generation for Transparent Resource Management in Heterogeneous Systems
H. Riebler, G.F. Vaz, C. Plessl, E.M.G. Trainiti, G.C. Durelli, E. Del Sozzo, M.D. Santambrogio, C. Bolchini, in: Proceedings of International Forum on Research and Technologies for Society and Industry (RTSI), IEEE, 2016, pp. 1–5.
Potential and Methods for Embedding Dynamic Offloading Decisions into Application Code
G.F. Vaz, H. Riebler, T. Kenter, C. Plessl, Computers and Electrical Engineering 55 (2016) 91–111.
Opportunities for deferring application partitioning and accelerator synthesis to runtime (extended abstract)
T. Kenter, G.F. Vaz, H. Riebler, C. Plessl, in: Workshop on Reconfigurable Computing (WRC), 2016.
Show all publications